## FIT1047 - Week 3 Central Processing Units, Part 2 MONASH University

## signment Project Exam Help

#### Recap

In the previous lecture we saw

- Basic CPU architecture
- Basic CPU architecture
  MARIE assembly code
  Combinational circuits (in particular: Library Powcoder.com

## Add WeChat powcoder

#### Overview

- Arithmetic / Logic Units (ALUs)
  - Sequential circuits
  - o Flip flops, registers, counters
  - o memory
- Control
  - Executing a program



# Assignment Project Exam Help Multiplexers Select one of several inputs Add WeChat powcoder.

Arithmetic Logic Unit (ALU)

| IT1047                                                                                               | Monash University |
|------------------------------------------------------------------------------------------------------|-------------------|
| ALU                                                                                                  |                   |
| Implements basic computations:                                                                       |                   |
| Integer addition, subtraction (in more complex CPUs: multiplication)     Comparisons                 |                   |
| <ul> <li>Bitwise Boolean operations (AND, OR, NOT)</li> <li>Shifting</li> </ul>                      |                   |
| Inputs:                                                                                              |                   |
| <ul> <li>Two <i>n</i>-bit operands</li> <li>Op-code (determines the operation to perform)</li> </ul> |                   |
| Outpus:                                                                                              |                   |
| • <i>n</i> -bit result and status flags (overflow? error?)                                           |                   |
|                                                                                                      |                   |

## ssignment Project Exam Help

ALU

How does the circuit decide which operation to perform?

Sounds like a job for a MUX!

Simply do all in parallel
 Then choose the result prescribed by the types://powcoder.com

Sounds like a job for a MUX!

## Add WeChat powcoder



#### Sequential Circuits

(output depends on sequence of inputs)

# Sequences How can a circuit "remember" the past? Feed the output back into the input! https://powcoder.com Add WeChat powcoder

| FIT1047                    | Monash University |   |
|----------------------------|-------------------|---|
| Sequences                  |                   |   |
| Toggle using another input |                   |   |
|                            |                   |   |
|                            |                   | _ |



## Assignment Project Exam Help

### D flip-flop

- Two inputs:
  - o The bit to be stored
- o A signal: read or write mode
- One output:
  - o The bit currently stored



Add WeChat powcoder

### Registers

- Very fast memory inside the CPU
- Some special purpose registers
  - o PC, IR, MBR, MAR (for MARIE)
- Some general purpose registers
  - o AC (MARIE), AH/AL, BH/BL, CH/CL, DH/DL (x86)
- Fixed bit width
  - o E.g. 16 bit in MARIE
  - o 16/32 or 64 bits in modern processors

| FIT1047                                                                                                                                                                                                                                          | Monash University |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Register file                                                                                                                                                                                                                                    |                   |
| <ul> <li>Collection of registers</li> <li>Each implemented using n flip-flops (for n bits)</li> <li>n inputs and outputs</li> <li>Additional input: which register to write to</li> <li>Additional input: which register to read from</li> </ul> |                   |
|                                                                                                                                                                                                                                                  |                   |
|                                                                                                                                                                                                                                                  |                   |

# Register file Steet and register Civil The Transfer of the Register of Regis



| FIT1047 Monash University                                                                                                                                                                                                                                                                                                                                 |              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Control Unit  Controls fetch-decode-execute cycle Switches control signals on and off: Each signal is a "wire" inside the CPU Which register to read/write Which memory address to read/write Which operation to perform in the ALU Needs to "know" which signals to switch on/off for each instruction  Let's specify, for each instruction, what to do! |              |
| Register Transfer Language (RTL)  Break down instructions into small steps CPU performs one step per clock cycle Each step transfers data between redistant for memory.                                                                                                                                                                                   |              |
|                                                                                                                                                                                                                                                                                                                                                           | hat powcoder |
| FIT1047Monash University                                                                                                                                                                                                                                                                                                                                  | <b>.</b>     |
| RTL: fetch  1. MAR ← PC                                                                                                                                                                                                                                                                                                                                   |              |

| RTL: decode                                                                                 | noissi omersy            |
|---------------------------------------------------------------------------------------------|--------------------------|
| 5. MAR ← X   load address X from IR into MAR   load value from memory into MBR              |                          |
| Some instruction need both of these steps, some just step 5, some ins need neither 5 nor 6. | structions               |
|                                                                                             |                          |
|                                                                                             |                          |
|                                                                                             |                          |
|                                                                                             |                          |
|                                                                                             |                          |
| FIT1047 A COLOTINATION                                                                      | Droject Evam Heln        |
| RTL: execute                                                                                | t Project Exam Help      |
| Depends on the concrete instruction (of course).                                            |                          |
| Example: Add X  7. AC ← AC + MBR  (place result of a diport AC)                             | powco <del>der.com</del> |
| Example: Jump X (does not need decode step 6)  6. PC ← MAR (load X, stored in MAR, into PC) |                          |
| Add W                                                                                       | VeChat powcoder          |
| 7 Idd 11                                                                                    | recliate poweoder        |
|                                                                                             |                          |
|                                                                                             |                          |
|                                                                                             |                          |
|                                                                                             |                          |
| EFFAUT                                                                                      | Monach Heisenein         |
| RTL: Full Add X instruction                                                                 | Administrative risky     |
| <ol> <li>MAR ← PC</li> <li>MBR ← M[MAR]</li> </ol>                                          |                          |
| <ul><li>3. IR ← MBR</li><li>4. PC ← PC+1</li></ul>                                          | -                        |
| <ol> <li>MAR ← X</li> <li>MBR ← M[MAR]</li> <li>AC ← AC + MBR</li> </ol>                    |                          |
|                                                                                             |                          |
|                                                                                             |                          |

| Control Signals                                                                                           |                         |
|-----------------------------------------------------------------------------------------------------------|-------------------------|
| Each RTL step tells us which control signals to switch on and off.                                        |                         |
| Example: MBR ← M[MAR]  (load memory value from address stored in MAR into MBR)                            |                         |
| <ul> <li>Switch register file to write into MBR</li> <li>Switch memory into read mode</li> </ul>          |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
| Assignment 1                                                                                              | oject Exam Help         |
| Control Cignato                                                                                           |                         |
| Each RTL step tells us which control signals to switch on and off.                                        | 1                       |
| Example: AC $\leftarrow$ AC + MBR (add value in MBR to value stored that the stored in AC) $poventor POV$ | vcoder.com              |
| Switch register file to read from AC                                                                      |                         |
|                                                                                                           | hat <del>powcoder</del> |
| Aud WCC.                                                                                                  | nat poweoder            |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
|                                                                                                           |                         |
| FIT1047 Monash University                                                                                 | 1                       |
| Outlook                                                                                                   |                         |
| Tutorials this week:                                                                                      |                         |
|                                                                                                           |                         |
| MARIE programming     Circuits for adding and subtracting                                                 |                         |
|                                                                                                           |                         |
| Circuits for adding and subtracting                                                                       |                         |
| Circuits for adding and subtracting  Next lecture:      More MARIE instructions                           |                         |